Follow
Vasantha MH
Title
Cited by
Cited by
Year
Performance enhancement of novel InAs/Si hetero double-gate tunnel FET using Gaussian doping
S Ahish, D Sharma, YBN Kumar, MH Vasantha
IEEE Transactions on Electron Devices 63 (1), 288-295, 2015
1422015
Design and analysis of multiplier using approximate 4-2 compressor
KM Reddy, MH Vasantha, YBN Kumar, D Dwivedi
AEU-International Journal of Electronics and Communications 107, 89-97, 2019
762019
A gracefully degrading and energy-efficient fault tolerant NoC using spare core
BNK Reddy, MH Vasantha, YBN Kumar
2016 IEEE computer society annual symposium on VLSI (ISVLSI), 146-151, 2016
702016
Communication energy constrained spare core on NoC
BNK Reddy, MH Vasantha, YBN Kumar, D Sharma
2015 6th international conference on computing, communication and networking …, 2015
432015
A 1-V, 3-GHz strong-arm latch voltage comparator for high speed applications
RK Siddharth, YJ Satyanarayana, YBN Kumar, MH Vasantha, E Bonizzoni
IEEE Transactions on Circuits and Systems II: Express Briefs 67 (12), 2918-2922, 2020
392020
A fine grained position for modular core on NoC
BNK Reddy, MH Vasantha, YBN Kumar, D Sharma
2015 International Conference on Computer, Communication and Control (IC4), 1-4, 2015
282015
Approximate radix-8 Booth multiplier for low power and high speed applications
B Boro, KM Reddy, YBN Kumar, MH Vasantha
Microelectronics Journal 101, 104816, 2020
242020
Design of approximate booth squarer for error-tolerant computing
KM Reddy, MH Vasantha, YBN Kumar, D Dwivedi
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 28 (5 …, 2020
232020
Reversible full/half adder with optimum power dissipation
M Aditya, YBN Kumar, MH Vasantha
2016 10th International Conference on Intelligent Systems and Control (ISCO …, 2016
212016
Design of approximate dividers for error tolerant applications
KM Reddy, MH Vasantha, YBN Kumar, D Dwivedi
2018 IEEE 61st International Midwest Symposium on Circuits and Systems …, 2018
202018
A 0.5 V low power OTA-C low pass filter for ECG detection
R Rakhi, AD Taralkar, MH Vasantha, NK YB
2017 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), 589-593, 2017
202017
Design of low power 5-bit hybrid flash ADC
SM Mayur, RK Siddharth, YBN Kumar, MH Vasantha
2016 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), 343-348, 2016
182016
Device and circuit level performance analysis of novel InAs/Si heterojunction double gate tunnel field effect transistor
S Ahish, D Sharma, MH Vasantha, YBN Kumar
Superlattices and Microstructures 94, 119-130, 2016
182016
A 1.2 V, highly reliable RHBD 10T SRAM cell for aerospace application
SS Dohar, RK Siddharth, MH Vasantha, NK YB
IEEE Transactions on Electron Devices 68 (5), 2265-2270, 2021
172021
Low power, high speed error tolerant multiplier using approximate adders
KM Reddy, YBN Kumar, D Sharma, MH Vasantha
2015 19th International Symposium on VLSI Design and Test, 1-6, 2015
162015
Design of 5-bit flash ADC using multiple input standard cell gates for large input swing
S Khalapure, RK Siddharth, NK YB, MH Vasantha
2017 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), 585-588, 2017
152017
Design of high performance Multiply-Accumulate Computation unit
S Ahish, YBN Kumar, D Sharma, MH Vasantha
2015 IEEE International Advance Computing Conference (IACC), 915-918, 2015
142015
Design and implementation of reversible logic based RGB to gray scale color space converter
S Raveendran, PJ Edavoor, YBN Kumar, MH Vasantha
TENCON 2018-2018 IEEE Region 10 Conference, 1813-1817, 2018
132018
Design and analysis of novel InSb/Si Heterojunction double gate tunnel field effect transistor
S Ahish, D Sharma, MH Vasantha, YBN Kumar
2016 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), 105-109, 2016
132016
Design of low power 4-bit 400MS/s standard cell based flash ADC
SM Mayur, RK Siddharth, NK YB, MH Vasantha
2017 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), 600-603, 2017
112017
The system can't perform the operation now. Try again later.
Articles 1–20